深圳润百年(RCC)电子有限公司LOGO
库存快速检索: [A] [B] [C] [D] [E] [F] [G] [H] [I] [J] [K] [L] [M] [N] [O] [P] [Q] [R] [S] [T] [U] [V] [W] [X] [Y] [Z] [0] [1] [2] [3] [4] [5] [6] [7] [8] [9]
您现在的位置:网站首页现货库存功率因数校正FAN9611 >
现货库存

产品信息:

产品热销直线
传真热线
搜索引擎查找
产品型号:

FAN9611

产品名称:综合临界模式PFC和准谐振电流模式PWM控制器
生产厂商:FARICHILD
封装类别:SOIC-16
产品批号:10+
产品单价:    
库存数量:有库存
运费详情:国内快递包邮,国际快递包邮
付款方式:支付宝,微信,网银支付,公司美金账户
本站搜索:FAN9611
[上一个]:FAN9612    [下一个]:FAN6920MR
相关描述: FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
October 2009
FAN9611 FAN9612 Interleaved Dual BCM PFC Controllers
Features

Description

Applications
100-1000W AC-DC Power Supplies Large Screen LCD-TV, PDP-TV, RP-TV Power High-Efficiency Desktop and Server Power Supplies Networking and Telecom Power Supplies Solar Micro Inverters
Figure 1. Simplified Application Diagram
www.fairchildsemi.com
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Ordering Information
Part Number
FAN9611MX (Preliminary) FAN9612MX Notes:
Eco Status
RoHS RoHS
Package
16-Lead, Small Outline Integrated Circuit (SOIC) 16-Lead, Small Outline Integrated Circuit (SOIC)
Packing Method
Tape and Reel Tape and Reel
Packing Quantity
Package Outlines
ZCD1 ZCD2 5VB MOT AGND SS COMP FB 1 2 3 4 5 6 7 8 16 CS1 CS2
VDD DRV1 DRV2
PGND VIN OVP
Figure 2. SOIC-16 (Top View)
Thermal Resistance Table
Thermal Resistance Package
16-Lead SOIC
Suffix
(1) JL


Notes: 1. Typical JL is specified from semiconductor junction to lead. 2. Typical JA is dependent on the PCB design and operating conditions, such as air flow. The range of values covers a variety of operating conditions utilizing natural convection with no heatsink on the package. 3. This typical range is an estimate actual values depend on the application.
www.fairchildsemi.com 2
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Typical Application Diagram
VIN L2a D2 V LINE R ZCD2 C IN RIN1 R ZCD1 L1b AC IN EMI Filter RIN2 C 5VB 1 2 3 4 R INHYST R MOT C SS R COMP 7 C COMP, LF C COMP, HF 8 FB OVP 9 C VDD1 C INF C VDD2 COMP VIN 10 RCS1 RCS2 R OV2 5 6 AGND SS DRV2 12 PGND 11 ZCD1 ZCD2 5VB MOT CS1 16 CS2 15 VDD 14 DRV1 13 VBIAS Q1 R FB2 R FB1 L2b L1a D1 V OUT
Figure 3. Typical Application Diagram
Block Diagram
1 CHANNEL 1 VALLEY DETECTOR SYNCHRONIZATION RESTART TIMERS FREQUENCY CLAMPS 16 A B
CHANNEL 2 VALLEY DETECTOR 0.2V VDD 5V 5V 0.195V
VDD UVLO 14
5V BIAS K1 VIN IMOT
A IMOT
R S 1.25V 5V 0.195V
IMOT B

6 3VREF
7 gm Phase Management

Figure 4. Block Diagram
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Pin Configuration
ZCD1 ZCD2 5VB MOT AGND SS COMP FB 1 2 3 4 5 6 7 8 16 CS1 CS2
VDD DRV1 DRV2
PGND VIN OVP
Figure 5. Pin Layout (Top-View)
Pin Definitions
ZCD1 ZCD2 5VB MOT AGND SS COMP FB OVP VIN PGND DRV2 DRV1 VDD CS2 CS1
Description
Zero Current Detector for Phase 1 of the interleaved boost power stage. Zero Current Detector for Phase 2 of the interleaved boost power stage. 5V Bias. Bypass pin for the internal supply, which powers all control circuitry on the IC. Maximum On-Time adjust for the individual power stages. Analog Ground. Reference potential for all setup signals. Soft-Start Capacitor. Connected to the non-inverting input of the error amplifier. Compensation Network connection to the output of the gM error amplifier Feedback pin to sense the converters output voltage inverting input of the error amplifier. Output Voltage monitor for the independent, second-level, latched OVP protection. Input Voltage monitor for brownout protection and input voltage feedforward. Power Ground connection. Gate Drive Output for Phase 2 of the interleaved boost power stage. Gate Drive Output for Phase 1 of the interleaved boost power stage. External Bias Supply for the IC. Current Sense Input for Phase 2 of the interleaved boost power stage. Current Sense Input for Phase 1 of the interleaved boost power stage.
www.fairchildsemi.com 4
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Absolute Maximum Ratings
Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.
Symbol
VDD VBIAS
Parameter
Supply Voltage to AGND PGND 5VB Voltage to AGND PGND Voltage On Input Pins to AGND (Except FB Pin) Voltage On FB Pin (Current Limited) Voltage On Output Pins to PGND (DRV1, DRV2)
20.0 5.5 VBIAS + 0.3 VDD + 0.8 VDD + 0.3 2.5 0.05 +260
IOH, IOL
Gate Drive Peak Output Current (Transient) Gate Drive Output Current (DC)
TL TJ TSTG ESD
Lead Soldering Temperature (10 Seconds) Junction Temperature Storage Temperature Electrostatic Discharge Protection Level Human Body Model, JEDEC JESD22-A114 Charged Device Model, JEDEC JESD22-C101 -40 -65 2 1
Recommended Operating Conditions
The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.
Symbol
VDD VINS ISNK ISRC Supply Voltage Range Signal Input Voltage
Parameter
Output Current Sinking (DRV1, DRV2) Output Current Sourcing (DRV1, DRV2) Boost Inductor Mismatch
LMISMATCH
Operating Ambient Temperature
www.fairchildsemi.com 5
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Electrical Characteristics
Symbol
Parameter
Startup Supply Current Operating Current Dynamic Operating Current
Conditions
UVLO Start Threshold, FAN9611 UVLO Start Threshold, FAN9612 UVLO Stop Threshold Voltage UVLO Hysteresis, FAN9611 UVLO Hysteresis, FAN9612
Error Amplifier
Input Bias Current Output Source Current Output Sink Current Output High Voltage Output Low Voltage Transconductance
VRAMP, OFST PWM Ramp Offset tON, MIN VMOT tON, MAX Minimum On-Time Maximum On-Time Voltage Maximum On-Time
Maximum On-Time 1.16 3.4 1.23 5.0 1.30 6.6
Restart Timer (Each Channel) fSW, MIN fSW, MAX Minimum Switching Frequency Maximum Switching Frequency 15.5 520 18.5 605 23.0 750 kHz kHz Frequency Clamp (Each Channel)
Continued on the following page..
www.fairchildsemi.com 6
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Electrical Characteristics (Continued)
Symbol
Parameter
CS Input Threshold Voltage Limit CS Input Current CS to Output Delay Input Voltage Threshold
Conditions
Input High Clamp Voltage Input Low Clamp Voltage Source Current Capability Sink Current Capability Turn-On Delay
ZCDx to OUTx
OUTx Sink Current, Mid-Voltage OUTx Source Current, Mid(4) Voltage Rise Time Fall Time Output Voltage During UVLO Reverse Current Withstand
Input Protection
Phase Management VPH, DROP VPH, ADD Phase Dropping Threshold Phase Adding Threshold 0.660 0.84 0.740 0.92 0.825 1.00 V V

FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Theory of Operation
1. Boundary Conduction Mode
Figure 6. Basic PFC Boost Converter The boost converter can operate in continuous conduction mode (CCM) or in boundary conduction mode (BCM). These two descriptive names refer to the current flowing in the energy storage inductor of the boost power stage.
0A Typical Inductor Current Waveform In Continuous Conduction Mode
0A Typical Inductor Current Waveform In Boundary Conduction Mode
Figure 7. CCM vs. BCM Control As the names indicate, the current in Continuous Conduction Mode (CCM) is continuous in the inductor while in Boundary Conduction Mode (BCM), the new switching period is initiated when the inductor current returns to zero.
www.fairchildsemi.com 8
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
2. Interleaving
The FAN961112 control IC is configured to control two boost converters connected in parallel, both operated in boundary conduction mode. In this arrangement, the input and output voltages of the two parallel converters are the same and each converter is designed to process approximately half the total output power.
product of a sinusoidal current and a sinusoidal voltage thus follows a sine square function. Eliminating the line frequency component from the feedback system is imperative to maintain low total harmonic distortion (THD) in the input current waveform. The pulse width modulator implements voltage mode control. This control method compares an artificial ramp to the output of the error amplifier to determine the desired on-time of the converters power transistor to achieve output voltage regulation.
Figure 8. Interleaved PFC Boost Operation Parallel power processing is penalized by the increased number of power components, but offers significant benefits to keep current and thermal stresses under control and to increase the power handling capability of the otherwise limited BCM PFC control solution. Furthermore, the switches of the two boost converters can be operated 180 degrees out of phase from each other. The control of parallel converters operating 180 degrees out of phase is called interleaving. Interleaving provides considerable ripple current reduction at the input and output terminals of the power supply, which favorably affects the input EMI filter requirements and reduces the high-frequency RMS current of the power supply output capacitor. There is an obvious difficulty in interleaving two BCM boost converters. Since the converters operating frequency is influenced by component tolerances in the power stage and in the controller, the two converters operate at different frequencies. Therefore special attention must be paid to ensure that the two converters are locked to 180-degree out-of-phase operation. Consequently, synchronization is a critical function of an interleaved boundary conduction mode PFC controller. It is implemented in the FAN961112 using proprietary and dedicated circuitry called Sync-Lock interleaving technology.
Figure 9. PWM Operation In FAN961112, there are two PWM sections corresponding to the two parallel power stages. For proper interleaved operation, two independent 180degree out-of-phase ramps are needed which necessitates the two pulse width modulators. To ensure that the two converters process the same amount of power, the artificial ramps have the same slope and use the same control signal generated by the error amplifier.
4. Input-Voltage Feedforward
Basic voltage-mode control, as described in the previous section, provides satisfactory regulation performance in most cases. One important characteristic of the technique is that input voltage variation to the converter requires a corrective action from the error amplifier to maintain the output at the desired voltage. When the error amplifier has adequate bandwidth, as in most DC-DC applications, it is able to maintain regulation within a tolerable output voltage range during input voltage changes. On the other hand, when voltage-mode control is used in power factor corrector applications the error amplifier bandwidth, and its capability to quickly react to input voltage changes, is severely limited. In these cases, the input voltage variation can cause excessive overshoot or droop at the converter output as the input voltage goes up or down. To overcome this shortcoming of the voltage-mode PWM circuit in PFC applications, input-voltage feedforward is often employed. It can be shown mathematically that a PWM ramp proportional to the square of the input voltage rejects the effect of input voltage variations on the output voltage and eliminates the need of any correction by the error amplifier.
3. Voltage Regulation, Voltage Mode Control
The power supplys output voltage is regulated by a negative feedback loop and a pulse width modulator. The negative feedback is provided by an error amplifier that compares the feedback signal at the inverting input to a reference voltage connected to the non-inverting input of the amplifier. Similar to other PFC applications, the error amplifier is compensated with high DC gain for accurate voltage regulation, but very low bandwidth to suppress line frequency ripple present across the output capacitor of the converter. The line frequency ripple is the result of the constant output power of the converter and the fact that the input power is the
www.fairchildsemi.com
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
At startup condition and in the unlikely case of missing zero current detection, the lack of an oscillator would mean that the converter stops operating. To overcome these situations, a restart timer is employed to kick start the controller and provide the first turn-on command, as shown in Figure 12.
Figure 10. Input-Voltage Feedforward When the PWM ramp is made proportional to the input voltage squared, the system offers other noteworthy benefits. The first is the input voltage-independent small signal gain of the closed loop power supply, which makes compensation of the voltage regulation loop much easier. The second side benefit is that the output of the error amplifier becomes directly proportional to the input power of the converter. This phenomenon is very significant and it is re-visited in Section 9 describing light-load operation. Figure 12. PWM Cycle Start
6. Terminating the Conduction Interval
Terminating the conduction period of the boost transistor in boundary conduction mode controllers is similar to any other pulse width modulator. During normal operation, the PWM comparator turns off the power transistor when the ramp waveform exceeds the control voltage provided by the error amplifier. In the FAN961112 and in similar voltage-mode PWMs, the ramp is a linearly rising waveform at one input of the comparator circuit.
5. Starting a PWM Cycle
The principle of boundary conduction mode calls for a pulse width modulator able to operate with variable frequency and initiate a switching period whenever the current in the boost inductor reaches zero. Therefore, BCM controllers cannot utilize a fixed frequency oscillator circuit to control the operating frequency. Instead, a zero current detector is used to sense the inductor current and turn on the power switch once the current in the boost inductor reaches zero. This process is facilitated by an auxiliary winding on the boost inductor. The voltage waveform of the auxiliary winding can be used for indirect detection of the zero inductor current condition of the boost inductor. Therefore it should be connected to the zero current detect input, as shown in Figure 11.
Figure 13. Conduction Interval Termination In addition to the PWM comparator, the current limit circuit and a timer circuit limiting the maximum on-time of the boost transistor can also terminate the gate drive pulse of the controller. These functions provide protection for the power switch against excessive current stress.
7. Protecting the Power Components
In general, power converters are designed with adequate margin for reliable operation under all operating conditions. However, it might be difficult to predict dangerous conditions under transient or certain fault situations. Therefore, the FAN961112 contains dedicated protection circuits to monitor the individual peak currents in the boost inductors and in the power transistors. Furthermore, the boost output voltage is sensed by two independent mechanisms to provide over-voltage protection for the power transistors, rectifier diodes, and the output energy storage capacitor of the converter.
Figure 11. Simple Zero-Current Detection Method The auxiliary winding can also be used to generate bias for the PFC controller when an independent bias power supply is not present in the system.
www.fairchildsemi.com 10
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
8. Power Limit
The architecture and operating principle of FAN961112 also provides inherent input power limiting capability.
Normalized On-Time Limit 1.0
Output Power Normalized to POMAX
VINRMS V
Figure 15. Automatic Phase-Control Operation
10. Brownout Protection with Soft Recovery

9. Light-Load Operation (Phase Management)
One of the parameters determining the operating frequency of a boundary conduction mode converter is the output power. As the load decreases, lower peak currents are commanded by the pulse width modulator to maintain the output voltage at the desired set point. Lower peak current means shorter on-time for the power transistor and shorter time interval to ramp the inductor current back to zero at any given input voltage. As a result, the operating frequency of the converter increases under light load condition. As the operating frequency and corresponding switching losses increase, conduction losses diminish at the same time. Therefore, the power losses of the converter are dominated by switching losses at light load. This phenomenon is especially evident in a BCM converter. To improve light-load efficiency, FAN961112 disables one of the two interleaved boost converters automatically when the output power falls below approximately 12 of the maximum power limit level. By managing the number of phases used at light load, the FAN961112 can maintain high efficiency for a wider load range of the power supply. Normal interleaved operation of the two boost converters resumes automatically once the output power exceeds approximately 19 of the maximum power limit level of the converter. By adjusting the maximum on-time (using RMOT), the phase management thresholds can be adjusted upward, as described in the "Adjusting the PhaseManagement Thresholds" section of Application Information in this datasheet.
11. Soft Starting the Converter
During startup, the boost converter peak charges its output capacitor to the peak value of the input voltage waveform. The final voltage level, where the output is regulated during normal operation, is reached after the converter starts switching. There are two fundamentally different approaches used in PWM controllers to control the startup characteristics of a switched-mode power supply. Both methods use some kind of soft-start mechanism to reduce the potential overshoot of the converters output after the desired output voltage level is reached. The first method is called open-loop soft-start and relies on gradually increasing the current or power limit of the converter during startup. In this case, the voltage error amplifier is typically saturated, commanding maximum current until the output voltage reaches its final value. At that time, the voltage between the error amplifier inputs changes polarity and the amplifier slowly comes out of saturation. While the error amplifier recovers and before it starts controlling the output voltage, the converter operates with full power. Thus, output voltage
www.fairchildsemi.com
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
overshoot is unavoidable in converters utilizing the open-loop soft-start scheme. This method is especially dangerous in power-factorcorrector applications because the error amplifiers bandwidth is typically limited to a very low crossover frequency. The slow response of the amplifier can cause considerable overshoot at the output.
FAN961112 employs closed-loop soft-start where the reference voltage of the error amplifier is slowly increased to its final value. When the current and power limits of the converter are properly taken into consideration, the output voltage of the converter follows the reference voltage. This ensures that the error amplifier stays in regulation during soft start and the output voltage overshoot can be eliminated.
Functional Description
1. Detecting Zero Inductor Current (ZCD1, ZCD2)
Each ZCD pin is internally clamped close to 0V (GND). Any capacitance on the pin is ineffective in providing any delay in ZCD triggering. The internal sense circuit is a true differentiator to catch the valley of the drain waveforms. The resistor between the auxiliary winding of the boost inductor and the ZCD pin is only used for current limiting. The maximum source current during zero current detection must be limited to 0.5mA. Source and sink capability of the pin is about 1mA, providing sufficient margin for the higher source current required during the on-time of the power MOSFETs.
Potentially, this behavior can be utilized to control the inrush current limiting circuit.
Figure 17. 5V Bias
3. Maximum On-Time Control (MOT)
Maximum on-time, MOT, (of the boost MOSFET) is set by a resistor to analog ground (AGND). The FAN961112 implements input-voltage feedforward. The maximum on-time is a function of the RMS input voltage. The voltage on the MOT pin is 1.25V during operation (constant DC voltage). The maximum on-time of the power MOSFETs can be approximated by:
Figure 16. Zero-Current Detect Circuit The RZCD resistor value can be approximated by:
INSNS , PK
V N AUX 1 O 0.5mA 2 N BOOST
where VINSNS, PK is the peak of the AC input voltage as measured at the VIN pin (must be divided down, see the VIN pin description).
2. 5V Bias Rail (5VB)
This is the bypass capacitor pin for the internal 5V bias rail powering the control circuitry. The recommended capacitor value is 220nF. At least a 100nF, goodquality, high-frequency, ceramic capacitor should be placed in close proximity to the pin. The 5V rail is a switched rail. It is actively held LOW when the FAN961112 is in under-voltage lockout. Once the UVLO turn-on threshold is exceeded at the VDD pin, the 5V rail is turned on, providing a sharp edge that can be used as an indication that the chip is running.
Figure 18. Maximum On-Time Control (MOT)
www.fairchildsemi.com
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
4. Analog Ground (AGND) and Power Ground (PGND)

Therefore the FB voltage stays flat or even decays while the SS voltage keeps rising. This is a problem if closed-loop soft-start should be maintained. By clamping the SS voltage to the FB pin, this problem can be mitigated. Furthermore, during brownout condition, the output voltage of the converter might fall, which is reflected at the FB pin. When FB voltage goes 0.2V below the voltage on the SS pin, it starts discharging the soft-start capacitor. The soft-start capacitor remains 0.2V above the FB voltage. When the brownout condition is over, the converter returns to normal operation gracefully, following the slow ramp up of the soft-start capacitor at the non-inverting input of the error amplifier.
5. Soft-Start (SS)

Figure 19. Soft-Start Programming
6. Error Amplifier Compensation (COMP)
COMP pin is the output of the error amplifier. The voltage loop is compensated by a combination of RS and CS to AGND at this pin. The control range of the error amplifier is between 0.175V and 4.3V. When the COMP voltage is below about 0.175V, the PWM circuit skips pulses. Above 4.3V, the maximum on-time limit terminates the conduction of the boost switches. Due to the input-voltage feedforward, the output of the error amplifier is proportional to the input power of the converter, independent of the input voltage. In addition, also due to the input-voltage feedforward, the maximum power capability of the converter and the loop gain is independent of the input voltage. The controllers phase-management circuit monitors the error amplifier output and switches to single-phase operation when the COMP voltage falls below ~0.7V and returns to twophase operation when the error voltage exceeds 0.96V. These thresholds correspond to about 12.2 and 18.5 of the maximum power capability of the design.
www.fairchildsemi.com 13
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
External Components
Internal Circuits 0.70V 0.96V 1 phase 2 phases To Phase Control
To SS gM Error Amplifier
Gain Control Buffer
To PWMs
To FB Error Amplifier Compensation
Figure 20. Error Amplifier Compensation Circuitry
7. Output Voltage Feedback (FB)
The feedback pin receives the divided-down output voltage of the converter. In regulation, the FB pin should be 3V, which is the reference used at the noninverting input of the error amplifier. Due to the gM type error amplifier, the FB pin is always proportional to the output voltage and can be used for over-voltage protection as well. A non-latching over-voltage detection circuit monitors the FB pin and prevents the boost MOSFETs from turning on when the FB voltage exceeds 3.25V. Operation resumes automatically when the FB voltage returns to its nominal 3V level. The open feedback detection circuit is also connected to the FB pin. Since the output of the boost converter is charged to the peak of the input AC voltage when power is applied to the power supply, the detection circuit monitors the presence of this voltage. If the FB pin is below 0.5V, which would indicate a missing feedback divider (or wrong value causing dangerouslyhigh regulation voltage), the FAN961112 does not send out gate drive signals to the boost transistors.
8. Secondary Output Voltage Sense (OVP)
A second-level latching over-voltage protection can be implemented using the OVP pin of the controller. The threshold of this circuit is set to 3.5V. There are two ways to program the secondary OVP. Option 1, as shown in Figure 22, is to connect the OVP pin to the FB pin. In addition to the standard nonlatching OVP (set at ~8), this configuration provides a second OVP protection (set at ~15), which is latched. In the case where redundant over-voltage protection is preferred (also called double-OVP protection), a second separate divider from the output voltage can be used, as shown by Option 2 in Figure 22. In this case, the latching OVP protection level can be independently established below or above the non-latching OVP threshold, which is based on the feedback voltage (at the FB pin). If latching OVP protection is not desired at all, the OVP pin should be grounded (Option 3).
Option 1
Figure 21. Output-Voltage Feedback Circuit
Figure 22. Secondary Over-Voltage Protection Circuit
www.fairchildsemi.com 14
Option 3
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
9. Input Voltage Sensing (VIN)
The input AC voltage is sensed at the VIN pin. The input voltage is used in three functions: input undervoltage lockout (brownout protection), input overvoltage protection, and input voltage feedforward in the PWM control circuit. All the functions require the RMS value of the input voltage waveform. Since the RMS value of the AC input voltage is directly proportional to its peak, it is sufficient to find the peak instead of the more complicated and slower method of integrating the input voltage over a half line cycle. The internal circuit of the VIN pin works with peak detection of the input AC waveforms. One of the important benefits of this approach is that the peak indicates the correct RMS value even at no load when the HF filter capacitor at the input side of the boost converter is not discharged around the zero crossing of the line waveform. Another notable benefit is that during line transients, when the peak exceeds the previously measured value, the inputvoltage feedforward circuit can react immediately,
External Components Internal Circuits
without waiting for a valid integral value at the end of the half line period. Furthermore, lack of zero crossing detection could fool the integrator while the peak detector works properly during light-load operation. The valid range for the peak of the AC input is between approximately 0.925V and 3.7V. This range is optimized for universal input voltage range of operation. If the peak of the sense voltage remains below the 0.925V threshold, input under-voltage or brownout condition is declared and the FAN961112 stops operating. Similarly, when the VIN voltage exceeds 3.7V, the FAN961112 stops switching due to input over voltage. The input voltage is measured by a tracking analog-todigital converter, which keeps the highest value (peak voltage) of the input voltage waveform. Once a measurement is taken, the converter tracks the input for at least 12ms before a new value is taken. This delay ensures at least one new peak value is captured before the new value is used.
VIN, AC
AC Line Zero-Cross Detector
To PWM Ramp Generator
Sync to AC Line
10 VIN
0.925V
Sample Hold Delay Timers LOGIC
AC Line UVLO
AC Line OVP
Figure 23. Input Voltage Sensing Circuit
The measured peak value is then used in the following half-line cycle while a new measurement is executed to be used in the next half line cycle. This operation is synchronized to the zero crossing of the line waveform. Since the input voltage measurement is held steady during the line half periods, this technique does not feed any AC ripple into the control loop. If line zero crossing detection is missing, the FAN961112 measures the input voltage in every 32ms it can operate from a DC input as well. The following figures provide detail about the input voltage sensing method of the controller.
As can be seen from the waveforms, input voltage feedforward is instantaneous when the line voltage increases and has a half line cycle delay when the input voltage decreases. Any increase in input voltage would cause output over voltage due to the slow nature of the voltage regulation loop. This is successfully mitigated by the immediate action of the input-voltage feedforward circuit.
www.fairchildsemi.com 15
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
AC "RMS value" used for feedforward and protection functions AC input voltage waveform sensed at VIN pin
50Hz 10ms
DC forced reset after 32ms forced reset after 32ms
Figure 24. Input Voltage Sensing Waveforms
10. Gate Drive Outputs (DRV1 DRV2)
High-current driver outputs DRV1 and DRV2 have the capability to sink a minimum of 2A and source 1A. Due to the low impedance of these drivers, the 1A source current must be actively limited by an external gate resistor. The minimum external gate resistance is:
The purpose of the MillerDrive architecture is to speed switching by providing high current during the Miller plateau region when the gate-drain capacitance of the MOSFET is being charged or discharged as part of the turn-on turn-off process. The output pin slew rate is determined by VDD voltage and the load on the output. It is not user adjustable, but if a slower rise or fall time at the MOSFET gate is needed, a series resistor can be added.
It is also imperative that the inductance of the gate drive loop is minimized to avoid excessive ringing. If optimum layout is not possible or the controller is placed on a daughter card, it is recommended to use an external driver circuit located near the gate and source terminals of the boost MOSFET transistors. Small gate charge power MOSFETs can be driven by a single 1A gate driver, such as the FAN3111C while higher gate charge devices might require higher gate drive current capable devices, such as the single-2A FAN3100C or the dual2A FAN3227C family of drivers.
11. MillerDrive Gate Drive Technology
FAN961112 output stage incorporates the MillerDrive architecture shown in Figure 25. It is a combination of bipolar and MOS devices which are capable of providing large currents over a wide range of supply voltage and temperature variations. The bipolar devices carry the bulk of the current as OUT swings between 13 to 23 VDD and the MOS devices pull the output to the high or low rail.
Figure 25. Current-Sense Protection Circuits
www.fairchildsemi.com 16
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
12. Bias Supply (VDD)
External Components To Boost Inductor
Internal Circuits
15(16) CS1(2)
27kOhms 5pF 0.2V
To PWM
13. Current-Sense Protection (CS1, CS2)
The FAN961112 uses independent over-current protection for each of the power MOSFETs. The current-sense thresholds at the CS1 and CS2 pins are approximately 0.2V. The current measurements are strictly for protection purposes and are not part of the control algorithm. The pins can be directly connected to the non-grounded end of the current-sense resistors because the usual R-C filters of the leading-edge current spike are integrated in the IC.
Figure 26. Current-Sense Protection Circuits
The time constant of the internal filter is approximately:
www.fairchildsemi.com 17
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Application Information
1. Synchronization and Timing Functions
The FAN961112 employs a sophisticated synchronization sub-system. At the heart of the system is a dual-channel switching-frequency detector that measures the switching period of each channel in every switching cycle and locks their operating phase 180 degrees out of phase from each other. The slower operating frequency channel is dominant, but there is no master-slave arrangement. Moreover, as the frequency constantly changes due to the varying input voltage, either channel can be the slower dominant channel. As opposed to the most common technique, where the phase relationship between the channels is provided by changing the on-time of one of the MOSFETs, the FAN961112 controls the phase relationship by inserting a turn-on delay before the next switching period starts for the faster running phase. As shown in 1 the literature , the on-time modulation technique is not stable under all operating conditions, while the off-time modulation (or delaying the turn-on) is unconditionally stable under all operating conditions.
a. Restart Timer and Dead-Phase Detect Protection
Adjusting the Output Voltage with Load
In some applications, the output voltage of the PFC boost converter is decreased at low power levels to boost the light load efficiency of the power supply. Implementing this function with a circuit external to the FAN961112 is straightforward because the error amplifier reference (the positive input) is available on the soft-start (SS) pin, as shown in Figure 27. In the FAN961112 architecture, the power of the converter is proportional to the voltage on the COMP pin, minus a small offset. The voltage on the COMP pin is monitored to determine the operating power of the supply. Therefore the voltage on the SS pin can be adjusted lower to achieve the desired lower output voltage. Several possible implementations to adjust the output voltage of the boost stage at light load are described in the application note AN-8021. It includes the universal output voltage adjust implementation which is modulated by input voltage to avoid the boost converter becoming a peak rectifier at high line and light load.
The restart timer is an integral part of the Sync-Lock synchronizing circuit. It ensures exact 180-degree outof-phase operation in restart timer operation. This is an important safety feature. In the case of a non-operating phase due to no ZCD detection, missing gate drive connection (for example no gate resistor), one of the power components failing in an open circuit, or similar errors, the other phase is locked into restart timer operation, preventing it from trying to deliver full power to the load. This is called the dead-phase detect protection. The restart timer is set to approximately 18kHz, just above the audible frequency range, to avoid any acoustic noise generation.
b. Frequency Clamp Figure 27. FAN961112 Error Amplifier Configuration
Just as the restart timer, the frequency clamp is integrated into the synchronization and ensures exact 180-degree out-of-phase operation when the operating frequency is limited. This might occur at very light-load operation or near the zero crossing region of the line voltage waveform. Limiting the switching frequency at light load can improve efficiency, but has a negative effect on power factor since the converter also enters true DCM operation. The frequency clamp is set to approximately 600kHz.
3. Adjusting the Output Voltage with Input Voltage
In some applications, the output voltage of the PFC boost converter is adjusted based on the input voltage only. This boost follower implementations increases the efficiency of the downstream DC-DC converter and therefore of the overall power supply. Implementations for both the two-level boost and the linear boost follower (or tracking boost) are described in application note AN-8021.
www.fairchildsemi.com 18
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
4. Adjusting the Phase-Management Thresholds
In any power converter, the switching losses become dominant at light load. For an interleaved converter where there are two or more phases, light-load efficiency can be improved by shutting down one of the phases at light load (also known as phase-shedding or phase-dropping operating). The initial phase-management thresholds are fixed at approximately 12 and 19 of the maximum load power level. This means when the output power reaches 12, the FAN961112 automatically goes from a two-phase to a single-phase operation (phase shed or phase drop). When the output power comes back up to 19, the FAN961112 automatically goes from the single-phase to the two-phase operation (phase-add). The default thresholds can be adjusted upward based on the application requirement for example, to meet the Energy STAR 5.0 or the Climate Savers Computing efficiency requirements at 20 of the load. The phase drop threshold can be adjusted upward (for example to 25) by adjusting the maximum on time.
output power that can be delivered when both phases are utilized. Additional details on adjusting phase management are provided in the application note AN-6086.
Figure 29. VCOMP vs. tON
5. Disabling the FAN961112
There are four ways to disable the FAN961112. It is important to understand how the part reacts for the various shutdown procedures. a. Pull the SS Pin to GND. This method uses the error amplifier to stop the operation of the power supply. By pulling the SS pin to GND, the error amplifiers non-inverting input is pulled to GND. The amplifier senses that the inverting input (FB pin) is higher than the reference voltage and tries to adjust its output (COMP pin) to make the FB pin equal to the reference at the SS pin. Due to the slow speed of the voltage loop in PFC applications, this might take several line cycles. Thus, it is important to consider that by pulling the SS pin to GND, the power supply is not shut down immediately. Recovery from a shut down follows normal softstart procedure when the SS pin is released. Pull the FB Pin to GND. By pulling the FB pin below the open feedback protection threshold of approximately 0.5V, the power supply can be shut down immediately. It is imperative that the FB is pulled below the threshold very quickly since the power supply keeps switching until this threshold is crossed. If the feedback is pulled LOW softly and does not cross the threshold, the power supply tries to deliver maximum power because the FB pin is forced below the reference voltage of the error amplifier on the SS pin. Eventually, as FB is pulled to GND, the SS capacitor is pulled LOW by the internal clamp between the FB and SS pins. The SS pin stays approximately 0.2V higher than the FB pin itself. Therefore, recovery from a shut down state follows normal soft-start procedure when the FB pin is released as the voltage across the SS capacitor starts ramping from a low value.
Figure 28. Adjusting Phase Management Thresholds
Since the phase management threshold is fixed at 12 and 19 of the maximum power limit level, the actual power management threshold as a percentage of nominal output power can be adjusted by the ratio between nominal power and maximum power limit level as shown in Figure 28. The second plot shows an example where the maximum power limit level is 1.4 times of nominal output power. By adjusting the maximum on-time (using RMOT), the phase management thresholds can be adjusted upward. Phase management is implemented such that the output of the error amplifier (VCOMP) does not have to change when the system toggles between single-phase and two-phase operations, as shown in Figure 29. The output of the error amplifier is proportional to the output power of the converter independently, whether one or both phases are operating in the power supply. Furthermore, because the maximum on-time limit is applied independently to each pulse-width modulator, the power handling capability of the converter with only one phase running is approximately half of the total
www.fairchildsemi.com
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Pulling the COMP Pin to GND. When the COMP pin is pulled below the PWM ramp offset, approximately 0.195V, the FAN961112 stops sending gate drive pulses to the power MOSFETs. This condition is similar to pulse skipping under noload condition. If any load is still present at the output of the boost PFC stage, the output voltage decreases. Consequently, the FB pin decreases and the SS capacitor voltage is pulled LOW by the internal clamp between the FB and SS pins. At that point, the operation and eventual recovery to normal operation is similar to the mechanism described above. If the COMP pin is held LOW for long enough to pull the SS pin LOW, the recovery follows normal soft-start procedure when the COMP pin is released. If the SS capacitor is not pulled LOW as a result of a momentary pull-down of the COMP pin, the recovery is still soft due to the fact that a limited current source is charging the compensation capacitors at the output of the error amplifier. Nevertheless, in this case, output voltage overshoot can occur before the voltage loop enters closed-loop operation and resumes controlling the output voltage again. Pull the VIN Pin to GND. Since the VIN sense circuit is configured to ride through a single line cycle dropout test without shutting down the power supply, this method results in a delayed shutdown of the converter. The FAN961112 stops operation approximately 20ms to 32ms after the VIN pin is pulled LOW. The delay depends on the phase of the line cycle at which the pull-down occurs. This method triggers the input brownout protection (input under-voltage lockout), which gradually discharges the compensation capacitor. As the output voltage decreases, the FB pin falls, pulling LOW the SS capacitor voltage. Similarly to the shutdown, once the VIN pin is released, operation resumes after several milliseconds of delay needed to determine that the input voltage is above the turn-on threshold. At least one line cycle peak must be detected above the turn-on threshold before operation can resume at the following line voltage zero-crossing. The converter starts following normal soft-start procedure.
General
Keep high-current output and power ground paths separate from analog input signals and signal ground paths. For best results, make connections to all pins as short and direct as possible. Power Ground and Analog Ground Power ground (PGND) and analog ground (AGND) should meet at one point only. All the control components should be connected to AGND without sharing the trace with PGND. The return path for the gate drive current and VDD capacitor should be connected to the PGND pin. Minimize the ground loops between the driver outputs (DRV1, DRV2), MOSFETs, and PGND. Adding the by-pass capacitor for noise on the VDD pin is recommended. It should be connected as close to the pin as possible. Gate Drive The gate drive pattern should be wide enough to handle 1A peak current. Keep the controller as close to the MOSFETs as possible. This minimizes the length and the loop area (series inductance) of the high-current gate drive traces. The gate drive pattern should be as short as possible to minimize interference. Current Sensing Current sensing should be as short as possible. To minimize switching noise, current sensing should not make a loop. Input Voltage Sensing (VIN) Since the impedance of voltage divider is large and FAN961112 detects the peak of the line voltage, the VIN pin can be sensitive to the switching noise. The trace connected to this pin should not cross traces with high didt to minimize the interference. The noise bypass capacitor for VIN should be connected as close to the pin as possible.
6. Layout and Connection Guidelines
For high-power applications, two or more PCB layers are recommended to effectively use the ground pattern to minimize the switching noise interference. The FAN961112 incorporates fast-reacting input circuits, short propagation delays, and strong output stages capable of delivering current peaks over 1.5A to facilitate fast voltage transition times. Many high-speed power circuits can be susceptible to noise injected from their own output or external sources, possibly causing output re-triggering. These effects can be especially obvious if the circuit is tested in breadboard or nonoptimal circuit layouts with long input or output leads. The following guidelines are recommended for all layout designs, but especially strongly for the single-layer PCB designs. (For example of a 1-layer PCB design, see the Application Note AN-6086.)
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Quick Setup Guide
The FAN961112 can be configured following the next steps outlined in this section. This Quick Setup Guide refers to the schematic diagram and component references of Figure 31. It uses the equations derived and explained in Application Note AN-6086. In preparation to calculate the setup component values, the power supply specification must be known. Furthermore, a few power stage components must be pre-calculated before the controller design begins as their values determine the component selections.
Description

VLINE.ON VLINE.OFF VLINE.MAX fLINE, MIN VOUT VOUT, RIPPLE VOUT, LATCH POUT tHOLD VOUT, MIN fSW, MIN VDDMAX PMAX, CH COUT L tON, MAX N IL, PK IO, MAX RZCD1, RZCD2 C5VB RMOT CSS
Value
Step 1: Input Voltage Range
FAN961112 utilizes a single pin (VIN) for input voltage sensing. The valid voltage range of the VIN pin is from 0.925V to 3.7V. A VIN pin voltage below 0.925V activates the line under-voltage lockout, while anything above 3.7V halts the operation due to input over-voltage protection. Thus, the ratio of VLINE.MAX and VLINE.OFF is always 4. Consequently, only one of those two parameters can be freely chosen by the designer. The turn-on voltage (VLINE.ON) can be set independently of the other two thresholds, as demonstrated in Figure 30.
Pre-Calculated Power Stage Parameters: 0.95
Other Variables Used During the Calculations:
Figure 30. Simplified Turn-on and Turn-off Thresholds at the VIN Pin
www.fairchildsemi.com 21
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
L1a L1b L2a
D1 VOUT
D2 COUT
VLINE
EMI filter
RZCD1 RZCD2
FAN961x
1 2 ZCD1 ZCD2 5VB CS1 CS2 VDD 16 15 14 13
C5VB RMOT
VBIAS RG1 RG2 RIN1 RINHYST ROV1 RFB1
MOT DRV1
AGND DRV2 12 SS PGND VIN OVP 11 10 9
CSS RCOMP CCOMP, LF
COMP FB
CCOMP, HF
RIN2 CVDD1 CVDD2
Figure 31. Interleaved BCM PFC Schematic Using FAN961112
Step 2: Estimated Conversion Efficiency
Use the estimated full-load power conversion efficiency. Typical value for an interleaved BCP PFC converter is in the 0.92 to 0.98 range. The efficiency is in the lower half of the range for low-power applications. Using state-of-the-art semiconductors, good quality ferrite inductors and selecting lower limit for minimum switching frequency positively impacts the efficiency of the system. In general, the value of 0.95 can be used unless a more accurate power budget is available.
Step 3: Maximum Output Power per Channel
A margin of 20 has been added to the nominal output power to cover reference inaccuracy, internal component tolerances, inductance mismatch, and current-sense resistor variation to the per-channel power rating.
www.fairchildsemi.com 22
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Step 4: Output Capacitance
4 fLINE, MIN
POUT VOUT VOUT, RIPPLE
Step 9: Zero Current Detect Resistors
2 POUT t HOLD V VOUT - OUT, RIPPLE 2
0.5 VOUT N 0.5mA
The output capacitance must be calculated by two different methods. The first equation determines the capacitor value based on the allowable ripple voltage at the minimum line frequency. It is important to remember that the scaled version of this ripple is present at the FB pin. The feedback voltage is continuously monitored by the non-latching over voltage protection circuit. Its threshold is about 8 higher the nominal output voltage. To avoid triggering the OVP protection during normal operation, VOUT, RIPPLE should be limited to less 12 of the nominal output voltage, VOUT. The second expression yields the minimum output capacitance based on the required hold-up time based on the power supply specification. Ultimately, the larger of the two values satisfies both design requirements and has to be selected for COUT.

Step 10: Maximum On-Time Setting Resistor
Step 11: Output Voltage Setting Resistors (Feedback)
Step 5: Boost Inductance per Channel
2 VLINE, OFF VOUT - 2 VLINE, OFF
2 fSW, MIN VOUT PMAX, CH
2 VLINE, MAX VOUT - 2 VLINE, MAX
2 fSW, MIN VOUT PMAX, CH
The minimum switching frequency can occur either at the lowest or at the highest input line voltage. Accordingly, two boost inductor values are calculated and the lower of the two inductances must be selected. This L value keeps the minimum operating frequency above fSW, MIN under all operating conditions.
where 3V is the reference voltage of the error amplifier at its non-inverting input and PFB or IFB are selected by the designer. If the power loss associated to the feedback divider is critical to meet stand-by power consumption regulations, it might be beneficial to start the calculation by choosing PFB. Otherwise, the current of feedback divider, IFB should be set to approximately 0.4mA at the desired output voltage set point. This value ensures that parasitic circuit board and pin capacitances do not introduce unwanted filtering effect in the feedback path. If the feedback divider is used to provide startup power for the FAN961112 (see AN-6086 for implementation details), the following equation is used to calculate RFB2:
Step 6: Maximum On-Time per Channel
2 VLINE, OFF
LINE, ON
- (12.5V + 3 0.7V )
0.12mA VOUT
Step 7: Peak Inductor Current per Channel

Step 8: Maximum DC Output Current
RFB1 can be implemented as a series combination of two or three resistors depending on safety regulations, maximum voltage, and or power rating of the selected resistor type.
www.fairchildsemi.com 23
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Step 12: Soft-Start Capacitor
should also be sufficiently lower then the switching frequency of the converter so noise can be effectively attenuated. The recommended fHFP frequency is around 120Hz in PFC applications.

Step 14: Over-Voltage Protection Setting (OVP)
Step 13: Compensation Components
RFB2 RFB1 + RFB2
(19) ROV1 can be implemented as a series combination of two or three resistors depending on safety regulations, maximum voltage, and or power rating of the selected resistor type.
where 4.1V is the control range of the error amplifier and f0 is the desired voltage loop crossover frequency. It is important to consider that the lowest output ripple frequency limits the voltage loop crossover frequency. In PFC applications, that frequency is two times the AC line frequency. Therefore, the voltage loop bandwidth (f0), is typically in the 5Hz to 15Hz range. To guarantee closed-loop soft-start operation under all conditions, it is recommended that:
Step 15: Input Line Voltage Sense Resistors
CCOMP, HF 4 CSS
This relationship is determined by the ratio between the maximum output current of the gM error amplifier to the maximum charge current of the soft-start capacitor. Observing this correlation between the two capacitor values ensures that the compensation capacitor voltage can be adjusted faster than any voltage change taking place across the soft-start capacitor. Therefore, during startup the voltage regulation loops response to the increasing soft-start voltage is not limited by the finite current capability of the error amplifier.
where 3.7V is the threshold voltage of the line OVP comparator and PINSNS is the total dissipation of the resistive divider network. Typical PINSNS power loss is in the 50mW to 100mW range.
RIN1 can be implemented as a series combination of two or three resistors depending on safety regulations, maximum voltage, and or power rating of the selected resistor type.
RCOMP
RINHYST
1 2 fHFP RCOMP
where fHFP is the frequency of a pole implemented in the error amplifier compensation network against highfrequency noise in the feedback loop. The pole should be placed at least a decade higher than f0 to ensure that it does not interfere with the phase margin of the voltage regulation loop at its crossover frequency. It
where 0.925V is the threshold voltage of the line undervoltage lockout comparator and 2A is the sink current provided at the VIN pin during line under-voltage (brownout) condition. The sink current, together with the terminating impedance of the VIN pin determines the hysteresis between the turn-on and turn-off thresholds.
www.fairchildsemi.com 24
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Step 16: Gate Resistors
It is recommended to place a low-value resistor between the gate drive outputs, the DRV1 and DRV2 pins and their corresponding power devices. The gate drive resistors have a beneficial effect to limit the current drawn from the VDD bypass capacitor during the turn-on of the power MOSFETs and to attenuate any potential oscillation in the gate drive circuits.
Step 17: Current-Sense Resistors
where 0.18V is the worst-case threshold of the current limit comparator. The size and type of current sense resistors depends on their power dissipation and manufacturing considerations.
VDDMAX 1.0 A
where 1.0A is the recommended peak value of the gate drive current.
where the 1.5 factor is used for the worst-case effect of the current limit threshold variation. When the currentsense resistor is determined, the minimum currentsense threshold must be used to avoid activating over current protection too early as the power supply approaches full-load condition. The worst-case power dissipation of the current sense resistor happens when the current sense threshold is at its maximum value defined in the datasheet. The ratio between the minimum and maximum thresholds squared (since the square of the current determines power dissipation) yields exactly the 1.5 factor used in the calculation.
Figure 32. Recommended Gate Drive Schematic
www.fairchildsemi.com 25
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Typical Performance Characteristics - Supply
Figure 33. ISTARTUP vs. Temperature
Figure 34. Operating Current vs. Temperature
Figure 35. UVLO Thresholds vs. Temperature
Figure 36. UVLO Hysteresis vs. Temperature
www.fairchildsemi.com 26
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Typical Performance Characteristics - Control
Figure 37. Transfer Function (Maximum On Time vs. VIN)
Figure 38. Maximum On Time vs. Temperature
Figure 39. EA Transconductance (gM) vs. Temperature
Figure 40. EA Reference vs. Temperature
Figure 41. 5V Reference vs. Temperature
Figure 42. Soft-Start Current vs. Temperature
www.fairchildsemi.com 27
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Typical Performance Characteristics - Control
Figure 43. Phase-Control Thresholds vs. Temperature
Gate Drive 1 Gate Drive 2
Inductor Current 1 Inductor Current 2
Figure 44. Phase-Dropping Operation
Figure 45. Phase-Adding Operation
www.fairchildsemi.com 28
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Typical Performance Characteristics - Protection
Figure 46. CS Threshold vs. Temperature
Figure 47. CS to OUT Delay vs. Temperature
Figure 48. Restart Timer Frequency vs. Temperature
Figure 49. Maximum Frequency Clamp vs. Temperature
Figure 50. Brownout Threshold vs. Temperature
Figure 51. Line OVP vs. Temperature
www.fairchildsemi.com
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Typical Performance Characteristics - Protection
Figure 52. Non-Latching OVP vs. Temperature
Figure 53. Latching OVP vs. Temperature
Figure 54. OVP Hysteresis vs. Temperature
www.fairchildsemi.com 30
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Typical Performance Characteristics - Operation
IL1 + IL2 IL1 + IL2
Figure 55. Ripple-Current Cancellation (110VAC)
Figure 56. Ripple-Current Cancellation (110VAC)
VGATE VOUT
Line Current Line Current
Figure 57. No-Load Startup at 115VAC
Figure 58. Full-Load Startup at 115VAC
Line Vol VOUT COMP Line Current
110VAC
220VAC
Figure 59. Input Voltage Feedforward Note: 5. For full performance operational characteristics at both low line (110VAC) and high line (220VAC), as well as at no-load and full-load, refer to FEB279 Evaluation Board User Guide: 400W Evaluation Board using FAN9612.
www.fairchildsemi.com 31
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Evaluation Board
FEB279: 400W Evaluation Board Using FAN961112
FEB279 is an evaluation board for an interleaved dual boundary-conduction-mode PFC converter rated at 400W (400V1A) power. With phase management, the efficiency is maintained above 96 even down at 10 of the rated output power. The efficiencies for full-load condition exceed 96 as shown below. Figure 60 and Figure 61 show the phase management with the default minimum threshold values of the IC. They can be adjusted upwards to achieve a different efficiency profile (Figure 62 and Figure 63) where phase management thresholds are adjusted to 30 44 of the full load. For the full specification, design schematic, bill of materials and test results, see the FEB279 - FAN9612 Evaluation Board User Guide.
Input Voltage
VIN Nominal: 85V~264VAC VDD Supply: 13V~18VDC
Rated Output Power
Output Voltage (Rated Current)
400V (1A)
Figure 60. Measured Efficiency at 115VAC (Default Thresholds)
Efficiency ()
Figure 61. Measured Efficiency at 230VAC (Default Thresholds)
FAN9612 Efficiency vs. Load
(115 VAC Input, 400 VDC Output, 400W)
FAN9612 Efficiency vs. Load
(230 VAC Input, 400 VDC Output, 400W)
Efficiency ()
With Phase Management
Without Phase Management
Output Power ()
Figure 62. Measured Efficiency at 115VAC (Adjusted Thresholds)
Figure 63. Measured Efficiency at 230VAC (Adjusted Thresholds)
www.fairchildsemi.com 32
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Table 1. Part Number
Related Products Description PFC Control
Single BCM (CRM) Single BCM (CRM) Single BCM (CRM) Single BCM (CRM) Single BCM (CRM)
Dual BCM (CRM) Dual BCM (CRM)
Number of Pins
Comments
Industry Standard Pin-Out Low THD for Boost-Follower Implementation Low THD Low THD, Alternate Pin-out of FAN7529 (Pins 2 and 3 Reversed) Industry Standard Pin-out with Green Mode Functions

FAN7527B Boundary Mode PFC Control IC FAN7528 FAN7529 FAN7530 FAN6961
FAN9611 FAN9612
Dual Output Critical Conduction Mode PFC Controller Critical Conduction Mode PFC Controller Critical Conduction Mode PFC Controller Green Mode PFC
Interleaved Dual BCM PFC Controller Interleaved Dual BCM PFC Controller
Related Resources
AN-6086: Design Consideration for Interleaved Boundary Conduction Mode (BCM) PFC Using FAN9612 AN-8018: Fairchild Evaluation Board User Guide FEB279: 400W Evaluation Board using FAN9612 AN-8021: Building Variable Output Voltage Boost PFC Converters Using FAN9612
References
1. 2. L. Huber, B. Irving, C. Adragna and M. Jovanovich, "Implementation of Open-Loop Control for Interleaved DCMBCM Boundary Boost PFC Converters", Proceedings of APEC 08, pp. 1010-1016. C. Bridge and L. Balogh, "Understanding Interleaved Boundary Conduction Mode PFC Converters", Fairchild Power Seminars, 2008-2009.
www.fairchildsemi.com 33
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Physical Dimensions
PIN ONE INDICATOR
LAND PATTERN RECOMMENDATION
1.75 MAX 1.50 1.25 0.25 0.10 C 0.10 C
SEE DETAIL A 0.25 0.19

NOTES: UNLESS OTHERWISE SPECIFIED A) THIS PACKAGE CONFORMS TO JEDEC MS-012, VARIATION AC, ISSUE C. B) ALL DIMENSIONS ARE IN MILLIMETERS. C) DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH AND TIE BAR PROTRUSIONS D) CONFORMS TO ASME Y14.5M-1994 E) LANDPATTERN STANDARD: SOIC127P600X175-16AM F) DRAWING FILE NAME: M16AREV12.
SEATING PLANE
DETAIL A
SCALE: 2:1
Figure 64. 16-Lead SOIC Package
Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision andor date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchilds worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductors online packaging area for the most recent package drawings: http:www.fairchildsemi.compackaging.
www.fairchildsemi.com 34
FAN9611 FAN9612 - Interleaved Dual BCM PFC Controllers
Table 2. Revision
Revision History Date
July 2009 Aug 2009 Initial Release of FAN9612 Preliminary release of FAN9611 product added to the FAN9612 Released datasheet.


全新原装进口,现货库存,欢迎来电询价
------------------------------------------------------------------------------------------
资料录入:润百年@电源管理IC 
(RCC),电子元器件全球独立供应商
本条信息深圳润百年电子有限公司所有,未经批准不得复制。


后20个产品:FAN9612 FAN7930C FAN7930B FAN6961 FAN7527B FAN6982 
前20个产品:FAN6920MR FAN6921ML FAN4800CS FAN4802S FAN4801S ML4800 FAN4800AS FAN7319 FAN7317B FAN7318AM FAN73402 FAN54015 FAN5400UCX FBA42060 FPAM30LH60 FPAM50LH60 FPAB30BH60B FSB50660SF FSB50760SF FTCO3V455A1 FSB50450AS FSBB30CH60CT 
相关热门产品
型号 厂商 封装 批号 数量 简要描述 图片
FAN6961FAIRCHILDSOP-810+150000临界导通模式功率因数校正(PFC)控制器搜索FAN6961图片
FAN9611FARICHILDSOIC-1610+250000综合临界模式PFC和准谐振电流模式PWM控制器搜索FAN9611图片
FAN9612FARICHILDSOIC-1610+360000交错式PFC控制器搜索FAN9612图片
FDC8878FSCSSOT 6L12+6000SINGLE PT8 N 30/20V IN SSOT6 - Tape and Reel搜索FDC8878图片
FAN7930BFAIRCHILDSOP810+160000临界导通模式功率因数校正(PFC)控制器搜索FAN7930B图片
FDMC86320FSC 8-MLP12+19000MOSFET N CH 80V 10.7A 8-MLP搜索FDMC86320图片
FDMS3669SFSCPOWER5612+3000MOSF N CH DL 30V 24A, 60A PWR56搜索FDMS3669S图片
FAN6920MRFairchild16-SOIC10+590000综合临界模式PFC和准谐振电流模式PWM控制器搜索FAN6920MR图片
FDPF045N10AFSCTO220-312+3600MOSFET N-CH 100V 67A TO-220-3搜索FDPF045N10A图片
FAN4802SFAIRCHILDSOP10+200000PFC/PWM组合(Combo)控制器搜索FAN4802S图片
FAN7930CFAIRCHILDSOP810+35000临界导通模式功率因数校正(PFC)控制器搜索FAN7930C图片
FDMS86320FSC8-PQFN12+6900MOSFET N-CH 80V 10.5A 8-PQFN搜索FDMS86320图片
FDMS8320LFSC8-PQFN12+3895MOSFET N-CH 40V 36A 8-PQFN搜索FDMS8320L图片
FDD86252FSCTO-25212+2600MOSFET N-Channel 150V 5A TO252搜索FDD86252图片
FDMA905PFSC6-MLP12+4000MOSFET P-CH 12V 6-MLP 2X2搜索FDMA905P图片
FAN7318AMFSCSOP1612+2100IC DVR LCD BKLT INVERTER 16-SOIC搜索FAN7318AM图片
相关图片
暂无FAN9611产品相关图片信息

润百年热线电话:

留言板点击进入

新手指南
怎样下订单
订单及状态
会员注册协议
会员积分详情
如何付款
支付方式
货到付款
网上支付常见问题
积分兑礼品的流程
特价区
发票制度
配送方式
配送费用收取标准
货到付款范围查询
配送时间和配送范围
售后服务
服务及质量保证承诺
退货说明
退换货流程
退款方式
联系方式
退货地址
帮助中心
客户建议
客户投诉

个性服务

  • 每天上新 领先质量
  • 高性价比 品类齐全
  • 品牌原装 金牌服务
  • 24小时发货 支持货到付款
  • 7天内无条件退换货
203.125